# **Safe Box FSM Place and Route**

Eric Wu, 75286914 University of British Columbia

## 1. Cell library layout

## (1) Description of FSM function

The Safe Box design is separated into two modules. The number button capturer and the locking FSM.

The number button capturer assumes number buttons are logic 0 when unpressed and logic 1 when pressed. It not only detects the edge of the button press, but also keeps the value of the number.

The locking FSM can be separated into three parts:

- Setting up a security code (for hotel owners)
- Setting up a customer code (for customer use)
- Unlocking/Resetting

The state diagram below shows the FSM flow:



Figure 1. FSM states for setting up security code (~S5) and customer code (~S10)



Figure 2. FSM states for unlocking using customer code (S10 number press path) and security code (S10 reset path)

## (2) Inputs/Outputs description

User interface (Figure 3):



Figure 3. User interface (inputs) for Safe Box FSM

The user interface contains all inputs for our FSM.

Number buttons are for locking and unlocking purposes, clear button is for clearing up numbers entered so far, enter button is for confirming security code/customer code (to enter next stage) and

reset button is for when we want to unlock the safe box using the security code instead of the customer code.

There are two output signals, one is the lock signal, which is logic 0 when unlocked and 1 when locked. The second one is press\_val[3:0] which shows the value of the number button we pressed, this can be used for HEX display (not implemented for this FSM).

The block diagram below shows the connection between the two modules and input/outputs (Figure 4):



Figure 4. Block diagram for FSM (inputs are in red, outputs are in blue)

## (3) Testing procedure

The original testbench for synthesis tests all possible paths.

However, simulation in virtuoso for our layout symbol takes too much time if we use the same testbench. We simplified the testbench and separated it into two tests:

- Function test: go through SC/CC setup states and both unlock paths using security code and customer code.
- Clear test: go through the locking process with the addition of "clear" input, which should be enough to verify the clear function since we have the same clear function implementation throughout our whole design.

## (4) Layout of FSM

Using innovus, we did the layout for our synthesized verilog using 45nm gates (Figure 5):



Figure 5. Layout of FSM using 45nm gates

# (5) Test files and simulation results

We made a symbol using our layout and created a test circuit for simulation (Figure 6)



Figure 6. Test circuit for FSM verification

Input vectors were implemented by editing each input voltage source, the properties shown below is our input vector for input "zero" in our function test (Figure 7).



Figure 7. Showcase of input vector (input "zero")

#### Function test:



Figure 8. Comparison of synthesis simulation to layout simulation (Function test)

# Clear test:



Figure 9. Comparison of synthesis simulation to layout simulation (Clear test)

# 2. Domino logic

[ (a).

$$OUT = AB(c+P)$$



= WC charge sharing between X and Y, Z

Assume A, D are still on after charge showing. Cx = Cell x (0,2+0.3) + Cqx (0,4+0.2) = 1.977 Cy = Cell x 0.3 = 0.3 +7 Cx = Cut x (23+0.3) = a6 PF

Vx=Vy=V== 1.1 × 1 = 0.654 V

Assuming Von-0.654 > VTH, the worst case voltage drop = Von-0.654

## 3. TG delay

Node capacitances:



Max/Min delay:



# 4. Power consumption

- (1) Inverter power analysis
- (a) Power calculation

Left circuit:



Figure 10. Schematic for left circuit

Static power can be calculated by multiplying VDD and the current gray through the PMOS.



Figure 11. PMOS current under static condition

# => P state = Van XIp = 20.5 nW

Dynamic power can be calculated by Vdd\*I(pmos) with a 100MHz input:



Figure 12. Dynamic power simulation for left circuit

Using the calculator, we found average dynamic power = 365.4e-6 W. Right circuit:



Figure 13. Schematic for right circuit

We estimated dynamic power with switching power only:



Figure 14. Dynamic power simulation for right circuit

We can clearly see the large pulses for switching power and small pulses for short circuit power. Since simulation considers short circuit power, the simulation power was expected to be higher. We got 1.247e-6 W from our simulation which is reasonable compared to our calculated value 1.01\*10e-6 W.

(c) VTC



(2) Activity factor



#### 6. Interconnects

(a) Sheet resistance 
$$R_{11} = \frac{1.15 \cdot 10^{-16}}{0.8 \times 10^{-16}} = 0.0 \times 10^{-16} = 0.0 \times 10^{-16}$$

Total resistance  $R = 0.0 \times 10^{-16} = 4.5 \times 10^{-16} = 4.5 \times 10^{-16}$ 

Reper unit legth  $R_{mit} = 4500 \times \frac{1}{18000} = 0.0 \times 10^{-16}$ 



$$C_1 = 15 \times 0.04 \, \mu m \times Cerl$$
  
= 3 fF